Wednesday, September 26, 2018 2:05 PM CS 61C Fall 2018 ## RISC-V Addressing and Caches Discussion 5: September 24, 2018 ## RISC-V Addressing We have several addressing modes to access memory (immediate not listed): - 1. Base displacement addressing adds an immediate to a register value to create a memory address (used for lw, lb, sw, sb). - 2. PC-relative addressing uses the PC and adds the immediate value of the instruction (multiplied by 2) to create an address (used by branch and jump instructions). - 3. Register Addressing uses the value in a register as a memory address (jr) What is range of $\underline{32\text{-bit instructions}}$ that can be reached from the current PC using a branch instruction? 12 bd imm (-210, 210-1) words (instructions) - What is the range of 32-bit instructions that can be reached from the current PC using a jump instruction? - Given the following RISC-V code (and instruction addresses), fill in the blank fields for the following instructions (you'll need your RISC-V green card!). 0x002cff00: loop: add t1, t2, t0 0x002cff04: jal ra, foo 0x002cff08: bne t1, zero, loop 0x002cff2c: foo: jr ra Find type of instruction add: Rtype Find 0x602 cff2c 0x062 c ff64 0x 28 = 06 0010 100 X = 00 20 10:1 Opcode data acess control jumps/ mem accesses log(Block size) = offset bits ## 2 Understanding T/I/O When working with caches, we have to be able to break down the memory addresses we work with to understand where they fit into our caches. There are three fields: $\label{eq:continuous} \textbf{Leffwev}$ Tag - Used to distinguish different blocks that use the same index - Number of Index - The set that this piece of memory will be placed in - Number of bits: $\log_2(\#$ of indices) Offset - The location of the byte in the block - Number of bits: log<sub>2</sub>(size of block) Assume we have a direct-mapped byte-addressed cache with capacity 32B and block size of 8B. Of the 32 bits in each address, which bits do we use to find the index of the cache to use? $0: \log 8 = 3$ bits: leftovers 32=4 I: log 4=2 Which bits are our tag bits? What about our offset? 0 0:2 I3:4 T5: Classify each of the following byte memory accesses as a cache hit (H), cache miss (M), or cache miss with replacement(R). It is probably best to try drawing out the cache before going through so that you can have an easier time seeing the replacements in the cache. The following white space is to do this: 0 1 2 3 4 5 6 7 1 1 2 3 2 27 Index 2 3 offset ٥ Data Toy 00 0 ( (6 ιl | | 4.1.1 | m /r /o | | 777. 3.61 D. 1 | 34 | 5 | 4 | 3 | 21 | C | |---|------------------------|---------|-----------------|--------------------|-------|---------|---|--------|-----|---| | | Address | T/I/O | | Hit, Miss, Replace | | | | _ | • | | | | 0x00000004 0 00 | 0 | 04 | M, comp | | | | | | | | | 0x00000005 0 0 | 0 | 0 5 | H | | | | | | | | 7 | 0x00000068 - OIIO 1000 | 3 | 0 | M comp | | <u></u> | | | | | | | 0x000000C8 | 6 | ÌÒ | M (12), wh | ۱P | | | | | | | - | 0x00000068 | 3 | Ì | R, confli | ť+ | | | | | | | | 0x000000DD | | , , | (-) | | | | | | | | | 0x00000045 | | | | | | | | | | | | 0×00000004 | | | | | | | | | | | | 0x000000C8 | | | | | | | | | | | | | Data | / V0 | r light | - 012 | af | d | ato | ^ | | | | Tay | 17 0070 | <del>-/</del> 7 | | 0 1フ | 5 3 1 | 0 | J. / C | , • | | I. Compulsory: First time you ask the cache for a certain block. A miss that must occur when you first bring in a block. Reduce compulsory misses by having a longer cache lines (bigger blocks), which bring in the surrounding addresses along with our requested data. Can also pre-fetch blocks beforehand using a hardware prefetcher (a special circuit that tries to guess the next few blocks Never see data before -> comp miss II. Conflict: Occurs if you hypothetically went through the ENTIRE string of accesses with a fully associative cache and wouldn't have missed for that specific access. Increasing the associativity or improving the replacement policy would remove the miss. kick out ther wild be better III. Capacity: The only way to remove the miss is to increase the cache capacity, as even with a fully associative cache, we had to kick a block out at some point. Note: There are many different ways of fixing misses. The name of the miss doesn't necessarily tell us the best way to reduce the number of misses. ## Ritera Practise that you will want). In the following diagrams, each blank box represents 1 byte (8 bits) of data. All of memory is byte addressed. Let's say we have a 8192KiB cache with an 128B block size how many bits are in tag, index, and offset? What parts of the address of 0xFEEDF00D fit into which sections? OD= 0000 101 | | Tag | Index | Offset | | | | |-----------------|-----|-------|----------|--|--|--| | Number of bits | 9 | 16 | 7 | | | | | Bits of address | | _ | 000 1101 | | | | 0: $\log 128 = 7 \text{ bits } I : \frac{2^{13} \cdot 2^{16} \text{ B}}{2^{7} \text{ B}} = 2^{16}$ lug 216=16 bits Now fill in the table below. Assume that we have a write-through cache, so the number of bits per row includes only the cache data, the tag, and the valid bit. | Address size (bits) | Cache Size | Block Size | Tag Bits | Index Bits | Offset Bits | Bits per row | |---------------------|------------|------------|----------|------------|-------------|--------------| | 16 | 4KiB | 4B | | | | | | 32 | 32KiB | 16B | | | | | | 32 | | | 16 | 12 | | | | 64 | 2048KiB | | | 14 | | 1068 |